# International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 4, April 2015 # Implementation of Edge Detection Algorithm Using FPGA Harshada Shimpi<sup>1</sup>, NishaGaikwad<sup>2</sup>, Meghana Dhage<sup>3</sup>, Prof.A.S.Pawar<sup>4</sup> UG Student, Dept. of E&TC Engineering, PCCOE, Pune, Maharashtra, India <sup>1,2,3</sup> A.P. Dept. of E&TC Engineering, PCCOE, Pune, Maharashtra, India <sup>4</sup> **ABSTRACT:** As in today's generation processing of images plays a very important role. So this paper describes the implementation of edge detection algorithm. The algorithm used is SOBEL. It is used in various applications as medical image processing, object detection, security etc. The main aim behind this is to process the image and use it in various applications using FPGA. After reading the pixels of an image the algorithm is applied in VERILOG. After processing the image on FPGA the edge detected image is displayed on monitor. The FPGA used is 'SPARTAN-6'. The entire simulation of the above process is done VERILOG using 'XILINX-14.1'. And to display input and output image MATLAB is used. **KEYWORDS:** FPGA, Verilog, Spartan-6, Edge detection, Sobel operator. #### **I.INTRODUCTION** Image processing is widely used in many applications. It is having many advantages. The heart of all these image processing applications is the edge detection. Edge detection can be used in various medical applications such as tumour detection in human body. So using only edge detection algorithm the location of the tumour is detected. Also it can be used in security purpose, object recognition, object tracking, face identification etc. This paper shows the results of SOBEL OPERATOR. The parallel processing capability of FPGA makes an advantage of using it for image processing. The main concept is to apply the fixed mask values of SOBEL OPERATOR on image. This reduces the complexity of algorithm. FPGA is a reconfigurable device and because of use of such devices the time to market cost reduces. Also it becomes easy for verification and debugging. ## **II.LITERATURE SURVEY** During literature we came across different papers. We referred thepaper 'Implementation of Edge Detection using FPGA and Model Based Approach', ICICES-2014Paper byProf. S.S Pujari, Miss. Sofia Nayak. In this paper they have described the Simulink models for SOBEL and PREWITT Operators for edge detection. From that paper we understood the design flow using the Simulink module. Then we referred 'DIGITAL IMAGE PROCESSING' book by Gonzalez and Woods and we studied three gradient based operators i.e. ROBERT, PREWITT and SOBEL. We implemented these algorithms into MATLAB. By comparing the results obtain from MATLAB we decided to implement SOBEL OPERATOR as it gives sharper edges and minute details also. In paper [9] it represent how to implement an image processing algorithm applicable to Edge Detection system in a Xilinx FPGA using System Generator for still images. The design of edge detection is explained in Simulink environment. We referred paper[8] in this paper we have got an idea about execution of the algorithm on hardware. We got an idea about converting the image into text format reduces the complexity as VERILOG cannot support the standard image formats. # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) ## Vol. 4, Issue 4, April 2015 ### III.BLOCK DIAGRAM The block diagram of the Edge Detection system is as shown in figure [1]. It gives the idea of the overall functioning of the system. There are three main blocks of the system: Input Image, FPGA Board and monitor. The fig.[2] shows the design flow for hardware implementation of the system. Firstly the image is taken from the computer. Then the image is given to the pre-processing unit. The pre-processing unit is shown in fog. [3]. In this unit the image is converted into 128\*128 size image. Then the RGB image is converted into the grey scale image. As the VERILOG cannot handle the standard image formats the grey level values of the intensities are converted into binary value and it is written on the text file and the text file is given to the Edge detection module which is coded in VERILOG. The pre-processing and post-processing on the image are done in MATLAB. After that the entire code is processed on FPGA Board. The processed data is then given to the monitor using UART protocol. And the resultant edge detected image is observed on monitor. The block diagram of the system as follows: Fig. 1 Block Diagram of the system. Fig. 2 Design Flow for hardware implementation Fig. 3 Image pre-processing unit #### IV. FLOW CHART The Flow Chart of the system is shown in below figure. It shows the stepwise working of the algorithm. **FLOW CHART DESCRIPTION:** Initially after START the image is read i.e. its pixel values are read. Then that image is convolved with the filter. After the horizontal and vertical mask of the operator are convolved with the original image. Let the horizontal and vertical convolution be Gx and Gy respectively. Then one threshold value is set as say T. Calculate gradient G. It is calculated as {square root[ $(Gx^2)+(Gy^2)$ ]}. Then consider first pixel say 'M'. For M if G is greater than T then consider the next neighbouring pixel and continue the procedure. When G is less than T mark that pixel as it locates the edge. The mask values for Gx and Gy of SOBEL OPERATOR are: | Gx= | -1 | 0 | 1 | Gy= | 1 | 2 | 1 | |-----|----|---|---|-----|----|----|----| | | -2 | 0 | 2 | | 0 | 0 | 0 | | | -1 | 0 | 1 | | _1 | -2 | _1 | | | | | | | -1 | -2 | -1 | # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) ## Vol. 4, Issue 4, April 2015 ## Flow chart for the system: ## International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) ## Vol. 4, Issue 4, April 2015 V.RESULTS 1) The comparison of different operators: The fig. [4] Shows the comparison of different operators. Image in the first column shows the original image which we want to process. Here the image is grey scale image. The first row shows the result of Robert Operator, second row shows the result of Sobel operator and third row shows the result of Prewitt operator. We can conclude from the below result that the 'Sobel operator' gives more sharp results. Fig. 4Comparison of 3 operators in Matlab 2) The Square calculation of one pixel i.e. $Gx^2$ : The fig.[5] shows the calculation of square of gradient in x-direction. It shows the square of one pixel. For the calculation of resultant magnitude we require the square of the gradient in x-direction and in y-direction. Here the 'gx1t = 84681' is the value of the gradient. Fig. 5 Square of one pixel 3)Resultant gradient calculation: The fig.[6] shows the resultant gradient calculation. Resultant gradient is calculated as: $sqrt\{(Gx^2)+(Gy^2)\}$ . Here the 'root\_val' parameter corresponds to the resultant gradient of each pixel. It shows that the simulation of Sobel operator in Xilinx giving accurate results. # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) ## Vol. 4, Issue 4, April 2015 Fig. 6Resultant gradient calculation #### **VI.CONCLUSION** We have successfully compared all the operators in MATLAB. And by implementing this system we conclude that the SOBEL OPERATOR gives more accurate results. The hardware used is Spartan-6(XC6SLX16). We have calculated the gradient in VERILOG. We also conclude that the testing and changing of the parameters became easy. One can easily change the different mask values observe the changes. ## REFERENCES - [1] Paper 'Implementation of Edge Detection algorithm using FPGA' ICICES-2014 under Prof. S.S Pujari, Miss. Sofia Nayak - [2]FPGA Implementation for Image Processing Algorithms Using Xilinx System Generatorby Neha. P. Raut ,Prof.A.V.Gokhale in IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) Volume 2, Issue 4 (May. Jun. 2013), PP 26-36 e-ISSN: 2319 4200, p-ISSN No. : 2319 4197 <a href="https://www.iosrjournals.org">www.iosrjournals.org</a> - [3] FPGA Based Edge Detection Using modified sobel Filter by Dr. Abdulsattar M. Khidhir, NawalYounis Abdullah in International Journal for Research and Development in Engineering (IJRDE)www.ijrde.com Vol.2: Issue.1, June-July 2013 pp- 22-32 [4] 'Digital Image Processing', By Gonzallis& Woods [5]FPGA Implementation for Image Processing Algorithms Using Xilinx System GeneratorIOSR Journal of VLSI and Signal Processing (IOSR-JVSP) Volume 2, Issue 4(2013), PP 26-36 e-ISSN: 2319 – 4200, p-ISSN No.: 2319 – 4197 www.iosrjournals.org [6] http://www.xilinx.com/support/documentation/user\_guides/ug070.pd - [7] FPGA based Edge Detection using modified Sobel Filter, International Journal for Research and Development in Engineering (IJRDE) - [8]FPGA IMPLEMENTATION of SOBEL EDGE DETECTOR under V. KamatchiSundari& M. Manikandan, P.Prakash inInternational Journal of Advances in Science and Technology (IJAST) [9]Yahia Said, TaoufikSaidani, FethiSmach and Mohamed Atri "Real Time Hardware Co-simulation of Edge Detection for Video Processing System", 2012 IEEE.