

(<u>An UGC Approved Journal</u>) Website: <u>www.ijareeie.com</u> Vol. 6, Issue 8, August 2017

# FPGA Based IIR Filter Design and Analysis using Different Architectures

Neha Thakur<sup>1</sup>, Rajesh Mehra<sup>2</sup>

M.E. Scholar, Dept. of ECE, NITTTR, Chandigarh, India<sup>1</sup>

Associate Professor, Dept. of ECE, NITTTR, Chandigarh, India<sup>2</sup>

**ABSTRACT**: Hardware Implementation of a circuit in its Field Programmable Gate Arrays (FPGAs) is a menacing job. Thereare plenty of ways in which any digital or analog circuit can be implemented. A lot of time and labour can be saved if a carefulchoice is made on implementation method. Design specification is an important parameter to determine the implementation methodology. By using various design tools these specifications can be converted to hardware descriptive languages (VHDLand Verilog) which reduce the complexity and provide an ease todefine a circuit more comfortably. In this paper a 64-Tap IIRfilter is designed using Fully Parallel and Partial Serialdesigning architectures and further these designs are implemented on FPGA.Hardware synthesis results in 67% utilisation of area along with20 multipliers using fully parallel design architecture whereas partially serial designing architecture uses only 10% of theavailable area with only 12 multipliers only. The results showthat the partially serial architecture uses 28% lesser multipliersas that of fully parallel implementation. Also the simulated filterdesign provides an approach which is much moreefficient in terms of area, speed and cost.

**KEYWORDS:**Field Programmable Gate Array (FPGA), InfiniteImpulse Response (IIR) Filter, Statistical Analysis, Synthesis.

#### **I.INTRODUCTION**

Each technology now a days is focused on cost reductionalong with an efficient performance. In order to yield lessercost, number of components needed to implement the designneeds to be minimised. Also for the lesser number of components, maintenance becomes easy. Thereare plenty ofdigital control techniques used to provide improvisation in the reliability as well as performance. In generalmicrocontrollers, microprocessors, and DSPs are commonlyused to implement discrete-time control schemes and controlalgorithm [1, 2]. Significant advancements in the area ofdigital computers technology have provided a noteworthydevelopment in DSP. In the Digital Signal Processingvarious methods may be employed to enhance the overallthroughput of a system. One method to improve throughputof a system and to make it reliable is filtering.Filter is generally a circuit which acts as a selector to stop orpass a particular frequency range. There is a widecategorisation of these filters, whether analog (low pass, high pass, band stop and band pass) having input and outputs continuous-time signals or digital (IIR, FIR filters)imparting discrete time signals as input and output of afilter. The filters of prior focus in DSPs are IIR (infiniteimpulse response) filter, FIR (finite impulse response) filterwhich can be either of low pass, high pass, band stop orreject depending over the area of interest for which thecircuit is to be designed and further implemented in an orderto increase the utilisation factor [3].

Filter designing need parameters to be specified well beforein order to meet design specifications. By varying the valueof filter coefficients, response of filter can be calculated andvaried as well. In digital filters, if designed for same order, IIR filters are preferred over FIR as they provide better frequency response. Butterworth filters in IIR filtering have an edgeover other filters as they impart maximally flat frequency response as well as there are no ripples in the pass band [4],[5]. It rolls off towards zero in the stop band. Frequency response of Butterworth filter for different values of N is given below:



#### (An UGC Approved Journal)

Website: www.ijareeie.com

#### Vol. 6, Issue 8, August 2017

Order-N Analog Butterworth Filter = 11 0.8 N = 3Magnitude Response 0.6 N = 10.4 0.2 0 0 0.5 1.5 2 2.5 Normalized Frequency

Fig. 1: Frequency response of Butterworth filter [4]

Exceptional performance of digital filters in DSP has raised its popularity in the recent years. This is because of the improved SNR as compared to analog filter. Analog filters add noise or other signals as a result of interference, hence degrades the required SNR. [4]

After developing these filters using some tool, these can be further implemented using the various FPGAs versions. These (FPGAs) give a proper insight of the overall performance of the system and also reduces the computational complexity. There are various types of FPGAs used in industries now a days. The implementation of design uses different types of FPGA families and target devices and yield resources corresponding to them. At early times programming was carried out using PLAs, PALs, CPLDs etc., but with a lot of compromises. With the new emerging technologies, advancements were made and an ultimate solution to all the shortcomings was provided in the form of FPGA [6].

### II. FIELD PROGRAMMABLE GATE ARRAY

FPGA stands for field programmable gate array. It is an integrated circuit which can be implemented according to the end user's need. This technology has arrived in the mid-80s and was a lot appreciated because of its performance in various fields as in terms of performance and efficiency. It can integrate more than 10 million of gates and along with a lot many macro-functions provided as memory blocks and DSP units. One more reason for its reliability is its ease of programming. There can be multiple processes taking place at the same time on a single chip as it supports parallelism. A large improvement was made which in turn reduced the time-to-market that was needed for the new applications. All the above mentioned features make FPGA centre of attraction as it was user –friendly technology and was used in various applications. Working languages for the FPGAs generally are hardware description language (HDL) also it can be programmed using Verilog language which is somewhat similar to the HDL and can be designed for a particular application (ASICs) [2].

In today's scenario the parallelism property is widely used, which means many instructions are to be executed at a particular time instant, or we can say that it need to execute or perform multiple tasks simultaneously. So the remedy for this problem is FPGA. Another main feature of the FPGA is its throughput, which is a lot higher than the conventional DSPs and also at a very low cost of implementation. As mentioned earlier that these (FPGA) are ASICs based so it can be designed according to the end users need. FPGAs are a combination of many others sub-parts as well, which combine to form FPGA chip, which is capable of performing any operation required for the application or defined by the user. The various sub-parts includes digital sources which are various logic gates as AND and XOR , some register as they as need memory which is implied using flip flops , programmable logic blocks, interconnects to wire the various blocks that can be reconfigured accordingly, multipliers and sometime CPUs as well. FPGAs can be used to determine the circuit's reliability or its efficiency. An FPGA has an application to solve any problem which is



#### (An UGC Approved Journal)

Website: <u>www.ijareeie.com</u>

#### Vol. 6, Issue 8, August 2017

related to computation. FPGA can be used to implement a soft microprocessor, such as the Xilinx Micro blaze or Altera Nios II. FPGA has gained popularity in various fields as in Aerospace and defence, Consumer electronics, and medical fields as well. Other various applications involve image processing, robotics, neural network and communication as well. The FPGA can be used as a controlling device and is a combination of various modules like A/D conversion control module, synchronization and modulating signals generation module etc. [7].

#### **III.IIR FILTER DESIGN SIMULATION**

To derive the transfer function H(z) of a system, digital filter design process is generally used. Digital filters are derivedusing two approaches: Infinite Impulse Response(IIR) or Finite Impulse Response (FIR). IIR filters do have feedback associated with them whereas FIR (finite impulse response filters) doesn't. As mentioned earlier, these filters (IIR Filters) are used generally in the linear time invariant (LTI) systems [3]. In real practice, the impulse response of these filters is almost zero or approaches to zero at higher values and is neglected after a certain point. However the physical systems which give rise to IIR or FIRresponsesis notsimilar. Analog electronic filters are composition for components like resistor, inductors and capacitors and sometimes linear amplifiers and the combination of all the above mentioned is generally called as IIR filters. On the other contrary, discrete-time filters, which are based on a tapped delay with no feedback associated with them, are necessarily the FIR filters. The memory elements in the analog filters are capacitors or inductors generally and their internal state never completely relaxes following an impulse. But in the another case, after an impulse has occurred at the end of the tapped delay line, then the system has no further memory of that impulse and has to be returned to its initial state. The impulse response is exactly zero beyond that point [8]. Diagrammatically IIR filter is represented as:



Fig. 2: Block diagram of IIR filter

Recursive filters use long convolution and achieve long impulse response in a very efficient manner. These filters employ a very fast processing speed as they can process the signal very rapidly [9]. The impulse response of these two filters is generally decaying exponentially, whereas there are digital filters, which uses the convolution process named as FIR filters. The IIR filter's methodology is to convert the specifications of the digital filter into a low pass analog prototype filter specifications. It can determine the transfer function Ha(s) of the analog low pass filter. In this paper we have designed a 64-Tap low pass IIR Butterworth with 48 KHz and 10.8 KHz as sampling frequency (Fs) and cut-off frequency (Fc) respectively. The magnitude and the phase response of the same are discussed below:



#### (An UGC Approved Journal)

Website: <u>www.ijareeie.com</u>

### Vol. 6, Issue 8, August 2017



Fig. 3: Magnitude response of IIR filter

A 64- tap low pass Butterworth IIR filter is designed with fixed- point filter arithmetic.



Fig. 4: Phase response of IIR Filter

As discussed above that hardware implementation requires proper selection of the methodology to yield better result. Parameter selection and the architecture play a vital role in an efficient designing. There are plenty of ways in which implementation can be enhanced like by variation in physical parameters (order of filter, frequencies associated etc.) or by using various architectures for designing (parallel, serial, partial serial etc.) [3], [10]. In this paper we will be taking the fully parallel and partially serial architecture as a centre of focus for the filter designing.

#### **IV.HARDWARE SYNTHESIS**

As discussed above that hardware implementation requires proper selection of the methodology to yield better result. Parameter selection and the architecture play a vital role in an efficient designing. There are plenty of ways in which implementation can be enhanced like by variation in physical parameters (order of filter, frequencies associated etc.) or



#### (An UGC Approved Journal)

Website: www.ijareeie.com

#### Vol. 6, Issue 8, August 2017

by using various architectures for designing (parallel, serial, partial serial etc.) [3][10]. In this paper we will be taking the fully parallel and partially serial architecture as a centre of focus for the filter designing.

**1. Parallel IIR filter design:** Partial fraction is employed for the IIR filter in parallel-form using the transfer function H(z) of the system under consideration. Cost effective circuits can be made using small filter order. Small order ensures less multiplier used to carry out filter equation [11], [12]. Mathematically the transfer function can be given as follows:  $H(z) = C + \sum H_k(z)$  (1) (Summation varies from k=1 to n.)

The transfer function for the  $2^{nd}$  order is given by:  $H_k(z) = b_{k0} + b_{k1} z^{-1}$  (2)

$$H_{k}(z) = \frac{b_{k0} + b_{k1}z^{-1}}{1 + a_{k1}z^{-1} + a_{k2}z^{-2}}$$

The equation no. (1) is generally equal to the equation representation of the IIR filter ideal equation representation. The k in equation no. (1) is the integer part of (N+1)/2. Poles and coefficient constitute a Transfer Function H(z). The diagram equivalent can be given as:



Fig. 5: Parallel-Form of IIR filter

Fully parallel architectures are generally used in the designing because of the speed of operation they provide.

**2. Partially serial:** Another form of architecture is the serial form. Serial form is easy to implement as compared to the parallel but the speed is compromised as it follows step wise formation where the output of one stage is the input to the second and so on. Block diagram representation is given as:



Fig. 6: Serial Form of IIR Filter

Partially serial architecture is the combination of serial along with parallel architectures. Initial stage can be parallel followed by serial architecture and vice versa.



#### (An UGC Approved Journal)

Website: <u>www.ijareeie.com</u>

#### Vol. 6, Issue 8, August 2017



Fig. 7: Partially serial form of IIR Filter

The advantage of using partially serial approach over the serial or the parallel form is that it implies the positive points of both the designing architecture which eliminates shortcomings of both and results in overall better performance [3], [12].

### V. RESULT AND DISCUSSION

Table 1 show results after filter design simulation on FPGA. The resource utilisation is given for Total slice flip flops, LUTs, IOBs and multipliers.

|                   | Fully       | Partially serial |
|-------------------|-------------|------------------|
|                   | Parallel    |                  |
| Logic utilisation | Used/Avail. | Used/Avail.      |
|                   |             |                  |
| Total slice flip  | 1523/17344  | 2083/17344       |
| flops             |             |                  |
|                   |             |                  |
| No. Of 4- input   | 11706/17344 | 1796/17344       |
| LUTs              |             |                  |
|                   |             |                  |
| No. of bonded     | 35/190      | 35/190           |
| IOBs              |             |                  |
|                   |             |                  |
| MULTI18×18SI      | 20/28       | 12/28            |
| Os                |             |                  |
|                   |             |                  |
| Speed             | 36.444 MHz  | 34.559 MHz       |
|                   |             |                  |

#### Table 1: Resource Utilisation Comparison

The simulated designed is implemented on Spartan3E XC3S1200E device of FPGA in the form of HDL code. The above presented table gives proper insight of the overall throughput yielded by both the designing architectures under consideration.



(An UGC Approved Journal)

Website: <u>www.ijareeie.com</u>

#### Vol. 6, Issue 8, August 2017

#### Table2: Bar chart Resource Utilisation Comparison



On the basis of above given bar chart representation, it can be clearly visualised that the usage of area is much more with Fully Parallel as compared to the Partially Serial method.

#### VI.CONCLUSION

The above given comparison gives a complete insight of the performance and analysis of Fully Parallel and Partially serial architecture with folding factor =64 of the 64- Tap IIR filter. It can be easily concluded on the basis of results that the partially serial architecture is better for this design as it uses lesser no. of LUTs available on chip along with lesser no. of multipliers which reduces the total area occupied. This (partially serial) architecture uses 57% lesser area than that of the parallel form. Also the usage of multipliers in partially serial form is 28% lesser as compared to the fully parallel form which uses 71% of the total provided multipliers on FPGA. Lesser multipliers reduce the cost of the design without any compromise with the speed which is also comparable.

#### REFERENCES

- [1] Steve Zack, Suhel Dhanani, "DSP Co-Processing in FPGAs Embedding High Performance, Low-Cost DSP Functions", WP212 (v1.0) March 18, 2004.
- [2] T. Atalık, M. Deniz, E. Koc, C.O. Gercek, B. Gultekin, M. Ermis, and I. Cadırcı, "Multi-DSP and-FPGA based Fully-Digital Control System for Cascaded Multilevel Converters used in FACTS Applications," IEEE Transaction Industrial Informatics., vol. 8, no. 3, pp. 511–527, Aug. 12.
- [3] Ranjeeta Verma, Pooja Singh and Rajesh Mehra, "Resource Estimation for Design of IIR Filters using Polyphase Decomposition", International Conference on Emerging Trends in Engineering and Technology, Vol. 3, no. pp. 26-31, 2013
- [4] Nidhi Rastogi, Rajesh Mehra, "Analysis of Butterworth and Chebyshev Filters for ECG Denoising Using Wavelets", International Organisation of Scientific Research Journal of Electronics and Communication Engineering (IOSR-JECE), Vol. 6, no. 6, pp. 37-44, (Jul. – Aug. 2013).
- [5] Sunil Kumar Yadav, Rajesh Mehra "Analysis of Different IIR Filter Based on Implementation Cost Performance" International Journal of Engineering and Advance Technology, Vol. 3, no. 4, pp. 267-270, April 2014
- [6] ]Chi-Jui Chou, Satish Mohanakrishnan, Joseph B. Evans, FPGA Implementation of Digital Filters, Proc. of International Conference on Space Planes and Aircraft Technologies, pp. 251-255, 1993.
- [7] Cristian A. Sepúlveda, Javier A. Muñoz, Member, José R. Espinoza, Miguel E. Figueroa, and Pedro E. Melín, "All-on-Chip dq-Frame Based D-STATCOM Control Implementation in a Low-Cost FPGA", IEEE Transaction on Industrial Electronics, Vol. 60, no. 2, p.p. 659 – 669, February 2013.
- [8] ] Sahar Moradi, Yousef S. Kavian, "Hardware Description of Digital Adaptive IIR Filters for Implementing on FPGA", International Journal of Computer Applications, Vol. 65, no. 18, pp. 33-39, March 2013.
- [9] SonalDwivedi, "Comparison and Implementation of Different Types of IIR Filters for Lower Order & Economic Rate", International Journal of Engineering Studies and Technical Approach (IJESTA) Vol. 1, no. 10, pp. 15-26, 2015
- [10] Sunil Kumar Yadav, Rajesh Mehra, "Analysis of FPGA Based Recursive Filter Using Optimization Techniques for High Throughput", International Journal of Engineering and Advanced Technology (IJEAT), Vol. 3, no. 4, pp. 341-343, April 2014.



### (An UGC Approved Journal)

Website: <u>www.ijareeie.com</u>

#### Vol. 6, Issue 8, August 2017

- [11] K. Ramesh, A. Nirmalkumar, G. Gurusamy, "Design of Digital IIR Filters with the Advantages of Model Order Reduction Technique", World Academy of Science, Engineering and Technology, International Journal of Electrical, Computer, Energetic, Electronic and Communication Engineering, Vol. 3, no.4, pp. 1010-1015, 2009.
- [12] Harish V. Dixit, Dr. Vikas Gupta, " IIR filters using Xilinx System Generator for FPGA Implementation", International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622, com Vol. 2, no. 5, pp. 303-307, September- October 2012,