### International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 ### **Induction Motor Performance Fed from Sixlevel Diode Clamped Multilevel Inverter** Naina M. Mulani<sup>1</sup>, Anil S. Sindekar<sup>2</sup> PG Research Scholar, Dept. of EE, Government College of Engineering, Amravati, India <sup>1</sup> Professor, Dept. of EE, Government College of Engineering, Amravati, India <sup>2</sup> **ABSTRACT**: This paper presents performance of induction motor (IM) fed by six-level diode clamped multilevel inverter (DCMLI) as three phase power supply unit. The accessible model consist of five series connected dc sources, a six-level DCMLI and a three phase induction motor as load. The simulation results and total harmonic distortion (THD) has been mathematically verified **KEYWORDS**: Fundamental switching, DCMLI, harmonic elimination, multilevel inverter. #### **I.INTRODUCTION** The voltage source inverter produce an output voltage or a current with levels either 0 or +/- Vdc. They are known as the two- level inverter. To get a quality output voltage or current waveform with a minimum amount of ripple content, they require high switching frequency along with various pulse width modulations (PWM) strategies. In high voltage and high power applications, these two level inverters, however, have some precincts in operating at high frequency mainly due to switching losses and constraint device rating. Moreover, the semiconductor switching devices should be used in such a manner as to avoid problems associated with their series- parallel combinations that are necessary to obtain capability of handling high voltage and currents. The multilevel inverter has drawn tremendous interest in power industry. They present new set of features that are well suited for reactive power compensation. It may be easier to produce high power, high voltage inverter with the multilevel structure. Increasing the number of voltage levels in the inverter without requiring higher ratings on individual devices can increase the power rating. The distinctive structure of multilevel voltage source inverters allows them to reach high voltages with low harmonics without the use of transformers or series connected synchronized switching devices. As the number of voltage level increases, the harmonic content of the output voltage waveform decreases significantly [1]. The three basic and most well-known topologies of multilevel inverter are the Cascaded H-Bridge Multilevel Converter (CHB), Neutral Point-Clamped Multilevel Converter (NPC) and the Flying Capacitor Multilevel Converter (FCC). For industrial use these three basic topologies have been broadly acknowledged [2]. Among three types of these converters diode clamped inverter has less number of capacitors as compared to dc link with the same capacity per unit, but requires additional clamping diodes. Flying capacitor inverters require large number of capacitors, where cascaded inverters are considered as having the simplest structure. Cascaded H-bridge multilevel inverter for PV power supply system is proposed for stand-alone and grid-connected operations [3]-[7]. Comparing H-bridge multilevel inverters and diode-clamped multilevel inverters (DCMLIs), the latter shares same dc level and former require too many separate dc sources for each phase. Hence, there is decrease in dc cabling and losses on the dc side in DCMLI. Wind turbine and fuel cell as proposed in [8], for three-phase power supply system, a single-stage dc to ac multilevel inverter is presented in this paper. To develop a low cost, reliable and efficient power supply unit is the main objective. Using low voltage MOSFETS as switching devices, a six-level DCMLI is used in the referred topology. When voltage levels are increased, the harmonic content of output voltage waveform decreases. At appropriate switching frequency, conduction and switching losses are also reduced. Due to lower total harmonic distortion, the efficiency of motor increases. The induction motor, when fed from the inverter, is subjected to voltage changes. This leads to voltage harmonics (frequency components above the fundamental frequency). Depending on the type of PWM # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 employed, the output of inverter produces voltage which comprises of harmonics. The harmonics leads to temperature, noise and vibration levels increase at the motor side. Thus increasing the losses of motor and decrease in efficiency. The motor iron losses depends on the frequency. As the frequency is increased, the iron losses are increased. So it is desirable to apply the frequency in a considerable range with respect to voltage, so that V/f (supply volts per Hertz) ratio is constant. In order to have constant torque, this term comes out to be constant. #### A. Multilevel Inverter To create a sinusoidal voltage from several levels of voltages is the general structure of the multilevel inverter. The so-called "multilevel" starts from three-levels. The main advantages and disadvantages of multilevel inverter are: #### Advantages: - For the fundamental switching frequency multilevel inverter has high efficiency. - When the number of levels is high enough, the harmonic content is low enough to avoid the need of filters. - As all phases share a common dc link, the capacitor required by the inverter is reduced. - It can eliminate the need for the step-up transformer and reduce the harmonics produced by the inverter. #### Disadvantages: - Due to relation between number of diodes and number of levels, packaging of inverter with a high number of levels could be a problem. - Without the appropriate control, DC level tends to be irregular. - Excessive clamping diodes are required when the number of levels is high. - It is difficult to control the real power flow of individual converter in multi-converter system. Few applications using Multilevel Diode Clamped Inverter are: - Static VAR compensation. - High power medium voltage variable speed drives (VSD). - An interface between High voltage direct current transmission line (HVDC) and High voltage alternating current (HVAC) transmission line. #### II. CIRCUIT TOPOLOGY FOR SIX-LEVEL DCMLI A diode – clamped (m-level) inverter (DCMLI) typically consists of (m-1) capacitors on the dc and produces m levels on the phase voltages. The referred six-level DCMLI powered by five dc sources which drive a three phase induction motor is shown in fig. 1. The numbering order of the switches is Sa1, Sa2, Sa3, Sa4, Sa5, Sa'1, Sa'2, Sa'3, Sa'4, Sa'5. The dc bus voltage consists of five capacitors C1, C2, C3, C4 and C5. An m-level inverter leg requires (m-1) capacitors, 2(m-1) switching devices and (m-1) X (m-1) clamping diodes. A common dc bus is shared by each phase of the inverter, which has been subdivided by five dc sources into six levels; Vdc is the voltage across each DC source. Fig. 1. PV module as dc source connected to three phase six-level DCMLI # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 There are six switch combinations to synthesize six-level voltages across phase (a) and neutral (n). - 1. Voltage level $V_{an} = 5V_{dc}$ , turn on the switches from $S_{a1}$ to $s_{a5}$ . - 2. Voltage level $V_{an} = 4 V_{dc}$ , turn on the switches from $S_{a2}$ to $S_{a'1}$ . - 3. Voltage level $V_{an} = 3 V_{dc}$ , turn on the switches from $S_{a3}$ to $S_{a'2}$ . - 4. Voltage level $V_{an} = 2 V_{dc}$ , turn on the switches from $S_{a4}$ to $s_{a3}$ . - 5. Voltage level $V_{an} = V_{dc}$ , turn on the switches from $S_{a5}$ to $s_{a}$ '4. - 6. Voltage level $V_{an} = 0$ , turn on the switches from $S_{a'1}$ to $s_{a'5}$ . Table 1. DCMLI Voltage Levels and Switching States | Voltage | Switch State | | | | | | | | | | |-----------------|--------------|----------|----------|----------|----------|------|------|------|------|------------------| | $V_a$ | $S_{a1}$ | $S_{a2}$ | $S_{a3}$ | $S_{a4}$ | $S_{a5}$ | S'a1 | S'a2 | S'a3 | S'a4 | S' <sub>a5</sub> | | $V_5 = 5V_{dc}$ | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | $V_4=4V_{dc}$ | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | $V_3=3V_{dc}$ | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | $V_2=2V_{dc}$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | $V_1 = V_{dc}$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | $V_0 = 0$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | For one phase of the inverter, the possible output voltage levels are listed in Table 1, with V0 as reference. The switch is on for switching state 1 and off for switching state 0. Fig. 2. Line to Neutral voltage waveform for a six-level DCMLI. One of the line to neutral voltage waveform for six-level DCMLI is shown in Fig. 2. The resulting line voltage is an 11-step staircase waveform. The line voltage Vab consists of phase leg a voltage and phase-leg b voltage. This means that an m-level diode-clamped inverter has an (2m-1) level output line voltage and a m-level output phase voltage. # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 ### III. SIMULATION RESULTS The electrical parameters of Matlab/Simulink software package is used for implementing simulation. The output quantities like line voltage, THD spectrum for line voltage, and torque, speed waveforms of induction motor are obtained. The three-phase line voltages shown in Fig.3, demonstrate that the current waveform is almost sinusoidal Fig. 3. Line voltage waveforms of the DCMLI output for 50 Hz. In the referred topology, pulse width modulation (PWM) strategies are modified to use in multilevel inverters. For controlling the active devices in a multilevel inverter, a two-level multilevel carrier-based PWM technique has been extended. The most admired and easiest technique to implement uses several triangular carrier signals and one reference. The PWM method generates switching signals by comparing one sinusoidal signal and five triangular wave signals, which have DC bias for each voltage level. In this modulation method, the ratio of the sine wave amplitude to the triangular carrier signal amplitude is used to determine the duty cycle for each voltage level. That is, modulation factor is determined by sine wave amplitude, and one modulation factor generates only one pattern of output pulse width. Using PWM modulation explained above, simulations has been conducted. By triangular and sinusoidal wave comparison in Matlab/Simulink blocks the gate signals of six-level DCMLI power circuit are produced. The three-phase output (line) voltages are shown in fig. 3. are sinusoidal in shape and have very low THD level in lower switching frequency. A fast Fourier transform (FFT) is applied to obtain the spectrum of the output voltage and also total harmonic distortion (THD) level of the waveform, which is shown in Figure 4. The THD of the output voltage is found to be 13.56%. The harmonic spectrum of line voltage six-level DCMLI is shown in fig. 4. When inverter is operated as pulse width modulated inverter, harmonics are abridged, low frequency harmonics are purge, related losses are reduced and smooth motion is obtained at low speeds also. As shown in Fig. 4. the fifth order harmonic has a significant magnitude. In order to eliminate the fifth order harmonic, the switching angles are needed to be assorted. Fig. 4. Harmonic Spectrum of Line Voltage of six-level inverter # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 ### IV. INDUCTION MOTOR PERFORMANCE When mechanical load is applied to the shaft of the motor, it will begin to slow down. The motor and mechanical load will soon reach at state of equilibrium when motor torque equal to load torque. At this state, the speed will cease to drop anymore and the motor will run at the new constant speed which can be seen in fig. 5. When the load is applied, speed decreases which in turn produces a large rotor current. The increased rotor current produces a higher torque to meet the increased load on the motor. The electromagnetic torque, rotor current and stator current of induction motor are shown in fig. 9, 10. Simulation parameters are given in Table II. Fig. 5. Rotor speed of induction motor When conventional inverter is connected to induction motor its THD is higher as compared to multilevel inverter. Similarly, when R-L load is considered, voltage waveform of conventional inverter has more harmonics as compared to multilevel inverter. In turn, THD is more in case of conventional inverter as compared to multilevel inverter. However, from electromagnetic torque waveform; which is shown in fig. 8 and 9. for conventional inverter and multilevel inverter respectively, it can be concluded that the electromagnetic torque has more transients when conventional inverter is feeding induction motor as compared to multilevel inverter such as, six-level DCMLI. Thus, net motor torque with multilevel inverter is more. Fig. 6. Harmonic spectrum of two level with R-L(R=15 ohm and L=24.2 mH) as a load. # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 Fig. 7. Harmonic spectrum of two level with induction motor as a load with a load of 26.7 N-m Fig. 8. Electromagnetic torque of induction motor when fed from two-level inverter with a load of 26.7 N-m Fig. 9. Electromagnetic torque of induction motor when fed from six level DCMLI with a load of 26.7 N-m. # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 Fig. 10. Rotor current of induction motor Fig. 11. Stator current of induction motor ### **Simulation Parameters** | Switching frequency | 2400 Hz | | |---------------------|---------|--| | | | | | Power Frequency | 50 Hz | | | | 113 V | | | DC Bus voltage | | | | Power | 4 kW | | ### V. CONCLUSION The three phase six-level inverter with induction motor as load has been modeled in MATLAB/SIMULINK. The inverter have been modulated by using the SPWM technique. The output quantities like line to line voltage, THD spectrum for line to line voltage, rotor current and stator current waveform and torque, speed waveforms of induction motor are obtained. In PWM method, the lower order harmonic distortion is largely reduced in fundamental switching. # International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering (An ISO 3297: 2007 Certified Organization) Vol. 4, Issue 6, June 2015 Also, as the numbers of voltage levels of inverter are increased, the THD of inverter reduces, reducing the lower order harmonics. The referred six-level DCMLI presents several advantages. First, it converts power from relatively low dc voltage source to ac. Second, in order to have high efficiency and lower weight of overall system it increases output voltage levels without any transformer. Third, as higher order harmonics are eliminated, it does not require an output filter. It is found that at switching frequency of 2400 Hz, THD is 13.56%. In DCMLI, diodes are used to limit the voltage stress. For increasing power and reducing harmonics of an ac waveform multilevel inverter is an effective solution. In the referred topology, induction motor is fed from inverter which produces nearly sinusoidal supply results in less harmonics and thereby low total harmonic distortion and reduced losses. Thus, increasing efficiency of the motor. On the other hand when motor is fed from conventional inverter, it produces large harmonics of low frequency in the output voltage waveform. Due to this, the motor losses are increased at all speed causing derating of the motor. It also develops pulsating torque which causes jerky motion of the rotor at low speeds. The conventional voltage source inverter produces output voltage with levels either 0 or +/- V. This result in square wave output waveform which has more harmonics as compared to multilevel voltage waveforms obtained from multilevel voltage source inverters. In conventional VSI the efficiency of the whole system is dominated by the rectifier losses. However, multilevel VSI efficiency at any load is better compared to conventional VSI. ### **REFERENCES** - [1] A. Nabae, I. Takahashi, and H. Akagi, "A new neutral-point clamped PWM inverter," IEEE transactions on industry application, vol. IA-17, No. 5, September/October 1981, pp 518-523. - [2] J. Rodriguez, J. S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls and applications," IEEE Transactions of Industrial Electronics, vol.49, no. 4, pp. 724-738, Aug. 2002. - [3] A. R. Beig, U. R. Y. Kumar, and V. T. Ranganathan, "A novel fifteen level inverter for photovoltaic power supply system," in Conf. Rec. 39th IEEE IAS Annu. Meeting, Oct. 3–7, 2004, vol. 2, pp. 1165–1171. - [4] F. S. Kang, S. J. Park, S. E. Cho, C. Kim, and T. Ise, "Multilevel PWM inverters suitable for the use of stand-alone photovoltaic power system," IEEE Trans. Energy Convers., vol. 20, no. 4, pp. 906–915, Dec. 2005. - [5] J. J. Negroni, F. Guinjoan, C. Meza, D. Biel, and P. Sanchis, "Energy sampled data modeling of a cascade H-bridge multilevel converter for grid-connected PV systems," in Proc. 10th IEEE Int. Power Electron. Congr., Oct. 2006, pp. 1–6. - [6] O. Alonso, P. Sanchis, E. Gubia, and L. Marroyo, "Cascaded H-bridge multilevel converter for grid connected photovoltaic generators with independent maximum power point tracking of each solar array," in Proc. 34th IEEE Annu. Power Electron. Spec. Conf., Jun. 15–19, 2003, vol. 2, pp. 731–735. - [7] H. Valderrama-Blavi, M. Munoz-Ramirez, J. Maixe, R. Giral, and J. Calvente, "Low frequency multilevel inverters for renewable energy systems," in Proc. IEEE Int. Symp. Ind. Electron., Jun. 20–23, 2005, vol. 3, pp. 1019–1024. - [8] Y. M. Chen, T. C. Liu, S. C. Hung, and C. S. Cheng, "Multi-input inverter for grid-connected hybrid PV/wind power system," IEEE Trans. Power Electron., vol. 22, no. 3, pp. 1070–1077, May 2007. - [9] Y. Huang, M. Shen, F. Z. Peng, and J. Wang, "Z-source inverter for residential photovoltaic systems," IEEE Trans. Power Electron., vol. 21, no. 6, pp. 1776–1782, Nov. 2006. - [10] R. Gonzalez, J. Lopez, P. Sanchis, and L. Marroyo, "Transformerless inverter for single-phase photovoltaic systems," IEEE Trans. Power Electron., vol. 22, no. 2, pp. 693–697, Mar. 2007. - [11] Z. Pan, F. Z. Peng et al., "Voltage balancing control of diode-clamped multilevel rectifier/inverter systems," IEEE Trans. Ind. Appl., vol. 41, no. 6, pp. 1698–1706, Dec. 2005. - [12] J. Chiasson, L. M. Tolbert, K. J. Mckenzie, and Z. Du, "Control of a multilevel converter using resultant theory," IEEE Trans. Control Syst. Technol., vol. 11, no. 3, pp. 345–354, May 2003. - [13] R.W. Geoffrey and P. C. Sernia, "Cascaded DC–DC converter connection of photovoltaic modules," IEEE Trans. Power Electron., vol. 19, no. 4, pp. 1130–1139, Jul. 2004. - [14] J. M. Kwon, K. H. Nam, and B. H. Kwon, "Photovoltaic power conditioning system with line connection," IEEE Trans. Ind. Electron., vol. 53, no. 4, pp. 1048–1054, Jun. 2006. - [15] J. M. Chang, W. N. Chang, and S. J. Chung, "Single-phase grid-connected PV system using three-arm rectifier–inverter," IEEE Trans. Aerosp. Electron. Syst., vol. 42, no. 1, pp. 211–219, Jan. 2006. - [16] I. S. Kim, M. B. Kim, and M. J. Youn, "New maximum power point tracker using sliding-mode observer for estimation of solar array current in the grid-connected photovoltaic system," IEEE Trans. Ind. Electron., vol. 53, no. 4, pp. 1027–1035, Jun. 2006. - [17] L. Quan and P. Wolfs, "Recent development in the topologies for photovoltaic module integrated converters," in Proc. IEEE Power Electron. Spec. Conf., pp. 1–8, Jun. 2006. - [18] L. M. Tolbert, F. Z. Peng, T. G. Habetler, "Multilevel converters for large electric drives," IEEE Transactions on Industry Applications, vol. 35, no. 1, pp. 36–44, Jan./Feb 1999.