

# International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering

(An ISO 3297: 2007 Certified Organization)

Vol. 2, Issue 12, December 2013

# Design and Implementation of 8-Bit Vedic Multiplier

Premananda B.S. \*, Samarth S. Pai\*, Shashank B. \*, Shashank S. Bhat\*

\*Assistant Professor, Department of Telecommunication Engineering, R. V. College of Engineering, Bangalore-560059, India

\*Department of Telecommunication Engineering, R. V. College of Engineering, Bangalore-560059, India

**ABSTRACT**: Currently the speed of the multipliers is limited by the speed of the adders used for partial product addition. In this paper, we proposed an 8-bit multiplier using a Vedic Mathematics (Urdhva Tiryagbhyam sutra) for generating the partial products. The partial product addition in Vedic multiplier is realized using carry-skip technique. An 8-bit multiplier is realized using a 4-bit multiplier and modified ripple carry adders. In the proposed design we have reduced the number of logic levels, thus reducing the logic delay. Simulation of the architecture is carried out using Xilinx ISIM and synthesized using Xilinx XST. Results indicate 13.65% increase in the speed when compared to normal Vedic multiplier.

Keywords: Vedic Mathematics, Urdhva Tiryagbhyam Sutra, Carry-skip technique.

#### I. INTRODUCTION

Multiplication [3] is the most important arithmetic operation in signal processing applications. All the signal and data processing operations involve multiplication. As speed is always a constraint in the multiplication operation, increase in speed can be achieved by reducing the number of steps in the computation process. The speed of multiplier determines the efficiency of such a system. In any system design, the three main constraints which determine the performance of the system are speed, area and power requirement.

Vedic mathematics [1] was reconstructed from the ancient Indian scriptures (Vedas) by Swami Bharati Krishna Tirthaji Maharaja (1884-1960) after his eight years of research on Vedas. Vedic mathematics is mainly based on sixteen principles or word-formulae which are termed as sutras. This is a very interesting field and presents some effective algorithms which can be applied to various branches of engineering such as computing and digital signal processing. Integrating multiplication with Vedic Mathematics techniques would result in the saving of computational time.

Thus, integrating Vedic mathematics for the multiplier design will enhance the speed of multiplication operation. The multiplier architecture is based on Urdhva Tiryagbhyam [4] (vertical and cross-wise algorithm) sutra. An illustration of Urdhva Tiryagbhyam sutra is shown in Figure 1.



Figure 1. Illustration of Urdhva Tiryagbhyam sutra.

The 4x4 multiplication has been done in a single line in Urdhva Tiryagbhyam sutra [1], whereas in shift and add (conventional) method, four partial products have to be added to get the result. Thus, by using Urdhva Tiryagbhyam Sutra in binary multiplication, the number of steps required calculating the final product will be reduced and hence there is a reduction in computational time and increase in speed of the multiplier.



# International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering

(An ISO 3297: 2007 Certified Organization)

## Vol. 2, Issue 12, December 2013

Consider two 4-bit binary numbers  $a_3a_2a_1a_0$  and  $b_3b_2b_1b_0$ . The partial products [5]  $(P_7P_6P_5P_4P_3P_2P_1P_0)$  generated are given by the following equations:

```
P_0 = a_0 b_0
i.
        P_1 = a_0 b_1 + a_1 b_0
ii.
         P_2 = a_0b_2 + a_1b_1 + a_2b_0 + P_1
iii.
iv.
        P_3 = a_0b_3 + a_1b_2 + a_2b_1 + a_3b_0 + P_2
        P_4 = a_1b_3 + a_2b_2 + a_3b_1 + P_3
v.
         P_5 = a_1 b_2 + a_2 b_1 + P_4
vi.
         P_6 = a_3 b_3 + P_5
vii.
viii.
        P_7 = carry of P_6
                                                                                                                          (1)
```

#### II. PROPOSED 8X8 MULTIPLIER

The 8-bit multiplier is designed using four 4x4 Vedic multipliers which employ Urdhva Tiryagbhyam sutra and carry-skip technique for partial product addition. The output of these Vedic multipliers is added by modifying the logic levels of ripple carry adder. Block diagram of the proposed 8x8 multiplier is illustrated in figure 2.



Figure 2. Block diagram of proposed 8x8 multiplier.

The 8-bit input sequence is divided into two 4-bit numbers and given as inputs to the 4-bit multiplier blocks (a[7:4] & b[7:4], a[3:0] & b[7:4], a[7:4] & b[3:0], a[3:0] & b[3:0]). The four multipliers used (in figure 2) are similar and give 8-bit intermediate products which are added using overlapping logic with the help of three modified parallel adders (ADDER-1, ADDER-2 and ADDER-3), explained in subsequent section. The partial products obtained from the four multipliers are demarcated into four regions as in figure 3. The four LSB product bits P[3:0] are directly obtained from one of the multipliers. The output of the second and third multiplier block is added directly using ADDER-1 as the second and third region is overlapping. Then the higher order bit of first multiplier block is added to the overlapping sum using ADDER-2 which gives the product P[7:4]. Finally, MSB bits P[15:8] are obtained by adding the fourth multiplier output to the carry from ADDER-1 (added at the fifth bit position) and higher order bits (acts as lower nibble of addend) of ADDER-3.



(2)

# International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering

(An ISO 3297: 2007 Certified Organization)

## Vol. 2, Issue 12, December 2013



Figure 3. Separation of the partial products

## A. Design of 4x4 Multiplier

The 4-bit Vedic multiplier is designed using Urdhva Tiryagbhyam sutra and carry-skip technique for partial product addition. In a normal Vedic multiplier, the carry from each partial product addition is given to the next partial product bit calculation. In the proposed architecture (Figure 4), the carries are not only rippled to the next partial product bit calculations but also to the subsequent bits using carry skip technique so as to reduce the carry propagation delay.



Figure 4. Proposed 4-bit Vedic multiplier using Urdhva Tiryagbhyam sutra and carry-skip technique.

The Vedic multiplier equations given in equation 1 are modified in the proposed multiplier as follows:

- i.  $P_0 = a_0 b_0$
- ii.  $P_1 = a_1b_0 + a_0b_1$
- iii.  $P_2 = a_2b_0 + a_1b_1 + a_0b_2 + a_0a_1b_0b_1$
- iv.  $P_3 = a_3b_0 + a_2b_1 + a_1b_2 + a_0b_3 + carry from P_2$
- v.  $P_4 = a_3b_1 + a_2b_2 + a_1b_3 + carry \ from \ P_2 + carry \ from \ P_3$
- vi.  $P_5 = a_3b_2 + a_2b_3 + carry from P_4 + carry from P_3$
- vii.  $P_6 = a_3b_3 + a_1a_2b_1b_2 + carry from P_4$
- viii.  $P_7 = \text{carry from } P_6$

The products  $P_0$ ,  $P_1$ ,  $P_3$  and  $P_7$  in equation 2 are same as in equation 1 but the other equations have been modified to incorporate carry skip technique in the adder blocks of figure 2. In  $P_2$  a new term  $a_0b_0a_1b_1$  is added so that all the four terms are ready for addition at the same time to reduce the delay in waiting for carry from the previous stage. In  $P_4$  and  $P_5$  the carry from two previous stages are added thus carry propagation time is reduced. For example if all four terms of

P<sub>2</sub> are 1, the carry is directly transferred to P<sub>4</sub>. Similarly P<sub>6</sub> is modified by adding carry from P<sub>4</sub> and term a<sub>1</sub>a<sub>2</sub>b<sub>1</sub>b<sub>2</sub>.



5880

## International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering

(An ISO 3297: 2007 Certified Organization)

## Vol. 2, Issue 12, December 2013

The gate level description of modified Vedic multiplier is shown in figure 5. The design methodology combines Urdhva Tiryagbhyam sutra [1] of Vedic mathematics with carry skip or carry by pass technique. The figure 5 gives detailed description of how each partial product is obtained in the multiplication process. If any stage produces a two bit carry, then the immediate stage is skipped and the carry is given to the subsequent stages after the immediate stage thus increasing the speed. It uses only half adders and the input bits are added using carry save method.



Figure 5. Gate Level description of modified 4-bit multiplier.

## III. ADDER DESIGN

The multiplier in the proposed design uses three adders. The ADDER-1 in figure 6 adds the 8-bit outputs from the second and third multiplier blocks and uses one half adder followed by seven full adders which are connected in ripple carry adder form.



Figure 6. Block Diagram of ADDER1.

The ADDER-2 in figure 7 adds the higher nibble of the first multiplier with the sum output of ADDER-1. It consist of four half adders, three full adders and a XOR gate. The lower nibble of ADDER-2 forms a part of the final product (p [7:4]).



Copyright to IJAREEIE www.ijareeie.com



# International Journal of Advanced Research in Electrical, **Electronics and Instrumentation Engineering**

(An ISO 3297: 2007 Certified Organization)

## Vol. 2, Issue 12, December 2013

The ADDER-3 in figure 8 adds 8-bit word and a 5-bit word. It performs addition on the 8-bit output of the fourth multiplier, the higher nibble of the second adder and carry from the first adder (carry forms the MSB of the augend). The ADDER-3 consists of three half adders, four full adders and a XOR gate. The 8-bit output of the third adder forms the higher byte of the final product. (p[15:8]).



Figure 8. Block Diagram of ADDER-3

#### IV. RESULT AND DISCUSSION

The proposed 8-bit multiplier is coded in Verilog HDL, simulated using Xilinx ISim simulator, synthesized using Xilinx XST for Spartan 6: xc6slx4-3tqg144 FPGA and verified for possible inputs given below. Inputs are generated using Verilog HDL test bench. The simulation result for 8-bit multiplier is shown in the Figure 9.

Inputs a = "11111111", b = "11101101" CASE - 1: Product p = "1110110000010011"

CASE - 2: Inputs a = "10001001", b = "01001001"Product p = "0010011100010001"

Inputs a = "01010110", b = "01000000"

**CASE - 3:** Product p = "0001010110000000"



Figure 9. Simulation results for various input combinations

#### **Comparison with Various Architectures**

The 8-bit multiplier designed is compared with various architectures in terms of total delay, logic delay, route delay and number of logic levels. The results obtained are tabulated in Table I. From table I, it is evident that there is a reduction in both total delay and logic levels. The routing delay is found to be 9.424 ns, the logic delay is 5.626 ns; thus, giving a total delay of 15.050 ns. The number of logic levels is 11. Thus, it is clear that the proposed design outperforms the other popular multiplier architectures. The proposed architecture can be used to develop a high speed complex number multiplier with reduced delay.

**Table I.** Comparison between proposed and other architectures



# International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering

(An ISO 3297: 2007 Certified Organization)

Vol. 2, Issue 12, December 2013

| Multiplier<br>Type  | Proposed<br>8-bit<br>multiplier | Normal<br>8-bit Vedic<br>multiplier | 8-bit array<br>multiplier<br>using CSA | 8-bit<br>Wallace tree<br>multiplier |
|---------------------|---------------------------------|-------------------------------------|----------------------------------------|-------------------------------------|
| Total Delay<br>(ns) | 15.050                          | 17.430                              | 17.533                                 | 15.969                              |
| Logic<br>Delay (ns) | 5.626                           | 6.030                               | 6.026                                  | 5.823                               |
| Route<br>Delay (ns) | 9.424                           | 11.400                              | 11.507                                 | 10.146                              |
| Logic<br>Levels     | 11                              | 13                                  | 13                                     | 12                                  |

From table I, it is evident that there is a reduction in both total delay and logic levels. The routing delay is found to be 9.424 ns, the logic delay is 5.626 ns; thus, giving a total delay of 15.050 ns. The number of logic levels is 11. Thus, it is clear that the proposed design outperforms the other popular multiplier architectures. The proposed architecture can be used to develop a high speed complex number multiplier with reduced delay.

#### VI. CONCLUSION

This paper presents a novel way of realizing a high speed multiplier [2] using Urdhva Tiryagbhyam sutra and carry skip addition technique. A 4-bit modified multiplier is designed. The 8-bit multiplier is realized using four 4-bit Vedic multipliers and modified ripple carry adders. Ripple carry adders are modified because not all bits have same weight and hardware can be reduced by reducing the number of full adders used. Though the number of gates used is fairly high, the increase in speed compensates for the increase in area. The proposed 8-bit multiplier gives a total delay of 15.050 ns which is less when compared to the total delay of any other renowned multiplier architecture. Results also indicate a 13.65% increase in the speed when compared to normal Vedic multiplier without carry-skip technique. Our design outshines all other designs.

#### REFERENCES

- [1] Swami Bharati Krishna Tirthaji Maharaja, "Vedic Mathematics", MotilalBanarsidass Publishers, 1965.
- [2] Rakshith T R and RakshithSaligram, "Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach", International Conference on Circuits, Power and Computing Technologies (ICCPCT-2013), ISBN: 978-1-4673-4922-2/13, pp.775-781.
- [3] M.E. Paramasivam and Dr. R.S. Sabeenian, "An Efficient Bit Reduction Binary Multiplication Algorithm using Vedic Methods", IEEE 2<sup>nd</sup> International Advance Computing Conference, 2010, ISBN: 978-1-4244-4791-6/10, pp. 25-28.
- [4] Sushma R. Huddar, Sudhir Rao Rupanagudi, Kalpana M and Surabhi Mohan, "Novel High Speed Vedic Mathematics Multiplier using Compressors", *International Multi conference on Automation, Computing, Communication, Control and Compressed Sensing* (iMac4s), 22-23 March 2013, Kottayam, ISBN: 978-1-4673-5090-7/13, pp.465-469.
- [5] L. Sriraman and T. N. Prabakar, "Design and Implementation of Two Variables Multiplier Using KCM and Vedic Mathematics", Ist International Conference on Recent Advances in Information Technology (RAIT -2012), ISBN: 978-1-4577-0697-4/12.
- [6] Prabir Saha, Arindam Banerjee, Partha Bhattacharyya and Anup Dandapat, "High Speed ASIC Design of Complex Multiplier Using Vedic Mathematics", *Proceeding of the 2011 IEEE Students' Technology Symposium 14-16 January*, 2011, IIT Kharagpur, ISBN: 978-1-4244-8943-5/11, pp.237-241.
- [7] Soma BhanuTej, "Vedic Algorithms to develop green chips for future", *International Journal of Systems, Algorithms & Applications*, Volume 2, Issue ICAEM12, February 2012, ISSN Online: 2277-2677.
- [8] Gaurav Sharma, Arjun Singh Chauhan, Himanshu Joshi and Satish Kumar Alaria, "Delay Comparison of 4 by 4 Vedic Multiplier based on Different Adder Architectures using VHDL", *International Journal of IT, Engineering and Applied Sciences Research (IJIEASR)*, ISSN: 2319-4413, Volume 2, No. 6, June 2013, pp. 28-32.
- [9] Aniruddha Kanhe, Shishir Kumar Dasand Ankit Kumar Singh, "Design and Implementation of Low Power Multiplier using Vedic Multiplication Technique", International Journal of Computer Science and Communication, Vol. 3, No. 1, June 2012, pp. 131-132.
- [10] Anju and V.K. Agrawal, "FPGA Implementation of Low Power and High Speed Vedic Multiplier using Vedic Mathematics", IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) Volume 2, Issue 5 Jun. 2013, ISSN: 2319 – 4200, pp. 51-57.