

(An ISO 3297: 2007 Certified Organization)

Vol. 2, Issue 12, December 2013

# THD Analysis of A VSC based HVDC Transmission Using Multi-level Converters and Two-level Converters

Piyush Sahu<sup>1</sup>, Vasant Acharya<sup>2</sup>

P.G. Student, Electrical & Electronics Department, Technocrats Institute of Technology, Bhopal, India, Asst. Professor,

Electrical & Electronics Department, TIT College, Bhopal, India,

**Abstract**: Nowadays Off-shore wind farms are rising and promising alternative power sources. It requires HVDC transmission which has compact and reliable converter technology with large power capability. Multi-level Converter topology is a new and assuring converter for High Voltage Direct Current (HVDC) applications. To gain the compactness of the station the need for filters should be minimized. The Multilevel topology might address these aims. This paper introduces the research on modelling of VSC- HVDC System using Multi-level Converters, connecting two AC systems. This paper presents comparative analysis of a VSC-HVDC System using multi-level and two-level converter topology, to calculate THD. This paper briefly explains Multi-level VSC-HVDC system and its control system.

Keywords: MATLAB/ Simulink, Multi-level Converter, THD, Voltage source converter, VSC- HVDC.

### I. INTRODUCTION

High Voltage Direct Current (HVDC) technology has been in execution since 1954 and has been gaining in importance within the existing transmission system due to its advantages compared to AC transmission. The LCC based HVDC system is a mature technology which is primarily used for bulk power transmission over long distances but it has certain constraints such as the requirement of fairly strong AC networks to which it is connected and reactive power demand requirement by the converters. With the development of power electronics and the high switching frequency of PWM, VSC based HVDC transmission system has taken on some fantabulous advantages such as high controllability and potential to be connected to very weak ac systems.

The Voltage Source Converter (VSC) based HVDC system is a relatively new technology for low and medium power transmission which can be connected to weak or even passive AC networks and is capable of supplying or absorbing reactive power according to the system operating conditions. The converter which uses the voltage parameters as an input of it is called VSC. The main switching component of the VSC is a high-power high-frequency static switch (GTO, IGBT or MOSFET). The high-power high-frequency static switches, which were previously used for motor drives has to turn ON and turn OFF at any desired instance makes it a very attractive technology for various power system applications. The new VSC based HVDC system also known as "HVDC Light" and "HVDC Plus" by leading venders, has been applied in several occasions such as the connection of offshore wind farms or offshore oil & gas drilling platforms or solar farms into the mainland transmission network and power supply to isolated remote loads.

The new Voltage Source Converter based High Voltage DC transmission technology has some advantages over the conventional LCC based HVDC [5]:-

- $\checkmark$  It is very easy to make multi terminal connections.
- $\checkmark$  In addition, it has the option to control its terminal bus voltages in place of reactive powers;
- ✓ The costs for filtering of harmonics may be significantly reduced if suitable PWM techniques are used;
- ✓ VSC-HVDC system can independently control active and reactive power flows at its terminals;



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 12, December 2013

- ✓ Construction and commissioning of a VSC-HVDC system takes less time than that for a traditional thyristor based HVDC system.
- $\checkmark$  It has no chance of commutation failures in the converter.
- $\checkmark$  It has ability to connect to weak networks or even dead networks.
- ✓ Also it has faster response due to increased switching frequency.
- ✓ Lesser environmental impact.

Dependency on renewable energy sources are raising with increasing energy demand and due to implementation of renewable energy power plants, HVDC is more relevant than ever. Offshore wind farms require HVDC transmission which has compact and reliable converter technology with large power capability. There are number of distinct Voltage Source Converter topologies suitable for the carrying out of a VSC based HVDC transmission system but Multi level converter topology is a new and promising converter for High Voltage Direct Current applications and also the need of the filters should be minimized so we can gain the compactness. The Multilevel topology might address these aims. There are several multilevel converter topologies given in the technical paper [16]. Recently Multilevel converters has become more popular in high power application with the promise of less harmonics and the possibility to function at lower switching frequencies than ordinary two-level inverters.

#### II. MULTI-LEVEL VSC HVDC SYSTEM

Fig. 1 shows the block diagram of the Multilevel VSC-HVDC system. There are different selected VSC topologies suitable for carrying out of a VSC-HVDC system. Each topology is distinct from each other. The main topologies are the diode clamped or neutral point clamped (NPC) converter, the cascaded H-bridge (CHB) converters and the flying capacitor (FC) converter [3].



Fig-1: Multilevel VSC-HVDC system

The VSC- HVDC converter station contains the transformer, an AC-filter, Phase reactor, Voltage Source Converter consist of IGBT valve bridge, the converter control system and DC capacitors. Every IGBT is connected with an anti parallel diode. The converter is an array of controlled solid state switches which connect the dc input voltage periodically, for pre-determined intervals, to the output to produce the ac output voltage. The solid state switches of switch array may be increase depending on the number of DC voltage levels to be produced at the ac output of each converter phase module. As the number of voltage levels increases, the approximation of an ac sinusoidal output is approached but also increasing expense and circuit complexity.

A 2-level phase module is the simplest switching arrangement capable of producing ac output from a dc source in the form of a simple square-wave. A three-phase 2-level converter topology is illustrated in left side of Fig- 2. Two-level converter has square-wave output voltage waveform so the 2-level converter is unable to facilitate direct control of the amplitude of its output voltage but it can be easier with the application of PWM. A triangular carrier wave at a frequency of 1350 Hz which is 27 times of fundamental frequency, use in Sinusoidal Pulse Width Modulation (SPWM).

A three phase 3-level converter topology is illustrated in right side of Fig-2. Neutral point clamped (NPC) converter is widely used topology. The converter has three dc terminals to connect to a centre-tapped dc source. A three-level Copyright to IJAREEIE www.ijareeie.com 6099



(An ISO 3297: 2007 Certified Organization)

#### Vol. 2, Issue 12, December 2013

neutral point clamped voltage source converter consists of two capacitors in series, in which the center-tap uses as the neutral. A NPCML Converter typically consists of (n-1) capacitors on the DC bus where n is the total number of levels (positive, negative and zero) in the output voltage. Each phase module of the three-level converter has four switching devices in series. Upper two switches and lower two switches creates two pairs which is called phase arm and midpoint of each pair is clamped by clamping diodes to the neutral through. Additional diodes connect to the centre-tap dc supply which is the zero reference potential. The output voltage  $V_o$  of the converter can be positive, negative or zero.  $V_o$  has positive magnitude when both upper valves are triggered while  $V_o$  has negative magnitude when both lower valves are triggered.  $V_o$  has zero output when the upper and lower middle valves, connecting the centre-tap of the dc supply are triggered [7]. If switching uses a fundamental frequency then the output obtained from the three-level converter is a quasi-square wave output. In NPCML Converter diodes limit the voltage stress on switching devices.



Fig-2: Three phase two-level & three- level Converter topology.

Fig-2 shows a three phase three-level diode clamped converter. The switches for phase A are  $T_{a1}$ ,  $T_{a2}$ ,  $T_{a1}$ , and  $T_{a2}$  and likewise for phase B and phase C. The DC bus voltage  $V_{dc}$  and the voltage across each capacitor is  $V_{dc}/2$ . The middle point of the two capacitors N is the neutral point. The principle of diode clamping is that by diode clamping we can extend DC voltages to desired magnitude and the voltages across the switching valves are limited by conduction time of the diodes connected according to the desired DC levels, this class of Multi-level converter is termed as diode clamped or neutral point clamped NPC [4].

Table 1 SWITCHING STATES

| T <sub>a1</sub> | T <sub>a2</sub> | T <sub>a1</sub> ' | T <sub>a2</sub> , | V <sub>an</sub>      |
|-----------------|-----------------|-------------------|-------------------|----------------------|
| 1               | 1               | 0                 | 0                 | V <sub>dc</sub>      |
| 0               | 1               | 1                 | 0                 | 0                    |
| 0               | 0               | 1                 | 1                 | -<br>V <sub>dc</sub> |

Table 1 shows the output voltage levels and the corresponding switching states for the three-level NPCML Converter. The switches are arranged into 2 pairs ( $T_{a1}$ ,  $T_{a1}$ ') and ( $T_{a2}$ ,  $T_{a2}$ '). If switch  $T_{a1}$  is turned on, the complementary switch  $T_{a1}$ ' must be off. Similar condition will apply for  $T_{a2}$  and  $T_{a2}$ '. Two switches are ON at any point to select the desired level in the three-level NPCML Converter. The three-level converter output voltages for phase A are as follows:

1. For an output voltage Van=0, switch  $T_{a1}$  are turned off and switch  $T_{a2}$  are turned on.

2. For an output voltage  $V_{an} = V_{dc}$ , all upper switches  $T_{a1}$  and  $T_{a2}$  are turned on.

3. For an output voltage  $V_{an} = -V_{dc}$ , all lower switches  $T_{a1}$ ' and  $T_{a2}$ ' are turned on.

Copyright to IJAREEIE

www.ijareeie.com

6100



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 12, December 2013

The phase A output voltage Van has three states:  $V_{dc}$ , 0, and -  $V_{dc}$ . The gate signals for the chosen three-level DCMLI are developed using MATLAB-SIMULINK.

#### **III. CONTROL TECHNIQUE**

Successful operation of the converter is depending on a well-functioning control system. Fig. 3 shows an overview of the VSC control system [15]. The controller 1 and controller 2 have identical designs and no communication between them. Both converters have two control modes:

- Active and Reactive Power Control Mode
- DC Voltage and Reactive Power Control Mode

The active power (or DC voltage) and the reactive power is controlled by the controlling of the parameter  $\delta$  and the modulation index (*m*) respectively. The phase locked loop (PLL) is used to synchronize the controllers with the line voltage and calculate the phase synchronous angle  $\Theta$  and the system frequency for the d-q transformations.



Fig-3: Block Diagram of VSC Controller.

The outer loop (active and reactive power and voltage loop) calculate the reference current vector  $(I_{dq}^{ref})$  of the converter. The Outer Loop contains the Active Power Control, Reactive Power Control and DC Voltage Control blocks. The Reactive Power Control block combines a PI regulator with a feed forward control to increase the speed response and the AC Voltage control override block will interrupt the regulator and control it to maintain the AC voltage between the secure ranges in steady-state. The Active Power Control block is similar to the Reactive Power Control block. The DC Voltage control override block will interrupt the regulator and control it to maintain the DC voltage between the secure ranges especially during a perturbation in the AC system of the station controlling the DC voltage. The Active Power Control block is disabled then the DC Voltage Control regulator block is enabled. The block uses a PI regulator and its output is use for the reference current vector calculation.

The Inner Current Loop contains the AC Current Control block, tracks the reference current vector  $(I_{dq}^{ref})$  with a feed forward scheme. A proportional integral feedback of the converter current is used to reduce the error in steady state. The output of the block is reference voltage vector. After that Inverse d-q and Inverse Clark transformation use to generate the three-phase voltage references modulating signals for PWM.

The instantaneous Active and Reactive Power of the converter on the valve side can be expressed as [15]:

$$p = \frac{3}{2} \left( u_{fd} \cdot i_{vd} + u_{fq} \cdot i_{vq} \right)$$
(1)

Copyright to IJAREEIE

www.ijareeie.com

6101



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 12, December 2013

$$q = \frac{3}{2} \left( -u_{fd} \cdot i_{vq} + u_{fq} \cdot i_{vd} \right)$$

(2)

The above equation shows that the active and the reactive power are proportional to the *d* component and *q* component of the current respectively. According to this the active power (or DC voltage) and the reactive power (or AC bus voltage) is control by the current components  $i_{vd}$  and  $i_{vq}$  respectively. For each of the phases we can write:

$$U_{f} - U_{v} = L.\frac{di_{v}}{dt} + R.i_{v}$$
(3)

During unbalanced operation the expression for the voltage drop over the reactor  $(R + j\omega L)$  are described as:

$$\frac{d}{dt} \begin{bmatrix} i_{vaX} \\ i_{vbX} \\ i_{vcX} \end{bmatrix} = \begin{bmatrix} -\frac{R}{L} & 0 & 0 \\ 0 & -\frac{R}{L} & 0 \\ 0 & 0 & -\frac{R}{L} \end{bmatrix} \begin{bmatrix} i_{vaX} \\ i_{vbX} \\ i_{vcX} \end{bmatrix} - \begin{bmatrix} \frac{1}{L} & 0 & 0 \\ 0 & \frac{1}{L} & 0 \\ 0 & 0 & \frac{1}{L} \end{bmatrix} \begin{bmatrix} u_{vaX} \\ u_{vbX} \\ u_{vcX} \end{bmatrix} + \begin{bmatrix} \frac{1}{L} & 0 & 0 \\ 0 & \frac{1}{L} & 0 \\ 0 & 0 & \frac{1}{L} \end{bmatrix} \begin{bmatrix} u_{faX} \\ u_{fbX} \\ u_{fcX} \end{bmatrix}$$
(4)

Where X=p for positive sequence and X=n for negative sequence. Eq. (4) can be transformed to the  $\alpha$ - $\beta$  frame and then further transferred into the rotating d-q frame:

$$\frac{d}{dt} \begin{bmatrix} i_{vdX} \\ i_{vqX} \end{bmatrix} = \begin{bmatrix} -\frac{R}{L} & \omega \\ -\omega & -\frac{R}{L} \end{bmatrix} \begin{bmatrix} i_{vdX} \\ i_{vqX} \end{bmatrix} - \begin{bmatrix} \frac{1}{L} & 0 \\ 0 & \frac{1}{L} \end{bmatrix} \begin{bmatrix} u_{vdX} \\ u_{vqX} \end{bmatrix} + \begin{bmatrix} \frac{1}{L} & 0 \\ 0 & \frac{1}{L} \end{bmatrix} \begin{bmatrix} u_{fdX} \\ u_{fqX} \end{bmatrix}$$
(5)

The sequence voltages of the VSC are obtained from Eq. (5):

$$u_{vdX} = u_{fdX} - R.i_{vdX} + \omega L.i_{vqX} - L\frac{d}{dt}i_{vdX}$$
(6)
$$u_{vdX} = u_{vdX} - R.i_{vdX} + \omega L.i_{vqX} - L\frac{d}{dt}i_{vdX}$$
(7)

 $u_{vqX} = u_{fqX} - R \cdot I_{vqX} + \omega L \cdot I_{vdX} - L \frac{1}{dt} I_{vqX}$  (7) The mean voltages for the sample period k to k+1 are derived from Eq. (6) and (7) by integrating from kT<sub>s</sub> to (k+1) Ts and dividing by T<sub>s</sub> (where T<sub>s</sub> is the sampling time).

$$\bar{u}_{vdX} = \bar{u}_{fdX} - R.\,\bar{i}_{vdX} + \omega L.\,\bar{i}_{vqX} - \frac{L}{T_S} \{ i_{vdX} \,(k+1) - i_{vdX} \,(k) \}$$
(8)

$$\bar{u}_{vqX} = \bar{u}_{fqX} - R.\,\bar{i}_{vqX} + \omega L.\,\bar{i}_{vdX} - \frac{L}{T_s} \{ i_{vqX} \,(k+1) - i_{vqX} \,(k) \}$$
(9)

Assume constant voltage and linear current during one sample period  $T_s$  we obtain from (8) and (9):

$$\begin{split} u_{vdp}\left(k+1\right) &= u_{fdp}\left(k\right) - \frac{R}{2} \{ i_{vdp}\left(k+1\right) + i_{vdp}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vqp}\left(k+1\right) + i_{vqp}\left(k\right) \} - \frac{L}{T_s} \{ i_{vdp}\left(k+1\right) - i_{vdp}\left(k\right) \} \\ u_{vqp}\left(k+1\right) &= u_{fqp}\left(k\right) - \frac{R}{2} \{ i_{vqp}\left(k+1\right) + i_{vqp}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdp}\left(k+1\right) + i_{vdp}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqp}\left(k+1\right) - i_{vqp}\left(k\right) \} \\ u_{vdn}\left(k+1\right) &= u_{fdn}\left(k\right) - \frac{R}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vdn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vdn}\left(k+1\right) + i_{vdn}\left(k\right) \} - \frac{L}{T_s} \{ i_{vqn}\left(k+1\right) - i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) &= u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{T_s} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) = u_{fqn}\left(k\right) - \frac{R}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} + \frac{\omega L}{T_s} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) = u_{rqn}\left(k\right) + \frac{\omega L}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) = u_{rqn}\left(k\right) + \frac{\omega L}{2} \{ i_{vqn}\left(k+1\right) + i_{vqn}\left(k\right) \} \\ u_{vqn}\left(k+1\right) + \frac{\omega L}{$$

The control is based on above four equation where the voltages and currents at time (k+1) are thus equal to the reference values at time step (k).



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 12, December 2013

#### IV. SYSTEM CONFIGURATION

A 200 MW 100 kV DC link is used to transmit power between two AC systems both are 230 kV, 2000 MVA, 50 Hz AC systems (AC system1 and AC system2). Fig-4 shows the simulation model of Multi-level VSC HVDC system. The VSC converters are modelled using ideal switching device IGBT because of its suitability for high-frequency switching. The rectifier (Station I) and the inverter (Station II) are Multi-level/ two level Neutral Point Clamped Voltage Source Converters using close IGBT/Diodes. In our model Multi-level converter has three-level. The Station I and the Station II are interconnected through a 75 km cable and two 8 mH smoothing reactors. A converter transformer ( $Y_g/\Delta$ ) is used for voltage transformation. The winding arrangement blocks triplen harmonics. The VSC output voltage is in phase with respect to the AC system due to the phase reactor and the transformer leakage reactance. And also allow the control of active and reactive power output of the converter. The control system generates the three reference modulating signals that are the value of discrete 3-phase PWM Generator block of the Extras/Discrete Control Blocks library. The power system is discretized for a sample time 7.406e-6 s and the control system is discretized for a sample time 74.06e-6 s which is ten times of the carrier period. The converter uses Pulse Width Modulation (PWM) at 1350 Hz carrier frequency. In our case control modes for station I (rectifier side) and station II (inverter side) are P-Q mode and U<sub>d</sub>-Q mode respectively.



Fig-4: Simulation Model of Multi level VSC HVDC System.

#### V. SIMULATION RESULT

The VSC HVDC Systems using sinusoidal pulse width modulation (SPWM) is simulated with the help of "MATLAB 7.5.0". Simulation is carried out to observe the improvement in the phase voltage THD and phase current THD for VSC HVDC System as the converter level increases from 2-level to 3-level. Following quantities have been observed:

- 1. Phase voltage waveforms.
- 2. Phase current and Phase voltage waveform for VSC HVDC System on Station 1 and Station 2 for two level converter.
- 3. Phase current and Phase voltage waveform for VSC HVDC System on Station 1 and Station 2 for three level converter.



(An ISO 3297: 2007 Certified Organization)

#### - Signal to analyze-Display selected signal Display FFT window FFT window: 4 of 150 cycles of selected signal 0.5 -0.5 1.5 1.51 1.52 1.53 1.54 1.55 1.56 1.57 Time (s) - FFT analysis Fundamental (50Hz) = 0.8888 , THD= 11.83% 1.5 (la) Mag (% of Fundament 50

4

5 6

Harmonic order

8

2 3



- Signal to analyze-



Fig-5: Harmonic spectrum of phase voltage & phase current of 2-level VSC HVDC System on Station 1.



Fig-6: Harmonic spectrum of phase voltage & phase current of Multi-level VSC HVDC System on Station 1.

0



(An ISO 3297: 2007 Certified Organization)

### Vol. 2, Issue 12, December 2013

| COMPARATIVE RESULT |                  |        |       |           |  |  |  |
|--------------------|------------------|--------|-------|-----------|--|--|--|
| Converter          | Quantity         | Two    | Multi | Reduction |  |  |  |
| Station            |                  | Level  | Level |           |  |  |  |
| Station I          | V <sub>abc</sub> | 11.83% | 4.97% | 58%       |  |  |  |
|                    | I <sub>abc</sub> | 4.18%  | 2.26% | 46%       |  |  |  |
| Station II         | V <sub>abc</sub> | 10.42% | 4.33% | 58%       |  |  |  |
|                    | I <sub>abc</sub> | 5.00%  | 2.57% | 48%       |  |  |  |

## TABLE II

#### VI. CONCLUSIONS

In this paper simulation is perform for comparative study of VSC-HVDC System using Multi level and two level converter topology to calculate current and voltage harmonics. Multi level and two level converter topology was carried out using sinusoidal pulse width modulation (SPWM). The simulation results shows that the Multi level converter topology generate less harmonics. In Table II shows, voltage harmonics and current harmonics is reduced 58% and 46% respectively. That means voltage and current THD decrease when moves to three level converter topology from two level converter topology.

#### REFERENCES

- Jakob Glasdam, Jesper Hjerrild, Lukasz Hubert Kocewiak and Claus Leth Bak, "Review on Multi-Level Voltage Source Converter Based HVDC Technologies for Grid Connection of Large Offshore Wind Farms." Power System Technology (POWERCON), 2012 IEEE 1. International Conference on 2012.
- 2 B.Gemmell, D.Retzmann and D.Soerangr, "Prospects of Multilevel VSC Technologies for Power Transmission." Cigré Conference in Paris, France, 2006.
- Nikolas Flourentzou, Vassilios G. Agelidis, "VSC based HVDC Power Transmission System An overview" IEEE Transactions On Power 3. Electronics, vol. 24, no. 3, pp. 592-602, march 2009.
- C. R. Balamurugan, S. P. Natarajan, R. Bensraj, "Investigations on Three Phase Five Level Diode Clamped Multilevel Inverter" International 4. Journal of Modern Engineering Research (IJMER)., ISSN: 2249-6645 Vol.2, Issue.3, pp-1273-1279, May-June 2012. Piyush Sahu and Vasant Acharya, "VSC Transmission: An Overview." TIT International Journal of Science & Technology, Vol. 02, No. 01, pp.
- 5. 40-45, June 2013, ISSN:2319-6688.
- Mahalakshmi R. and P. Usha, "Simulation Of VSC Based HVDC Transmission System For The Integration Of Windfarm Into Grid." 6. International Journal of Electrical and Electronics Engineering (IJEEE), ISSN (PRINT): 2231 - 5284 Vol-1 Iss-4, 2012.
- 7. http://www.mathworks.in/help/documentation-center.html
- Dr. B R Andersen "VSC Transmission." CIGRE B4.37 International Conference of Large High-Voltage Electric Systems, 2005. 8.
- Nima Yousefpoor, Seyyed Hamid Fathi, Naeem Farokhnia and Hossein Askarian Abyaneh, "THD Minimization Applied Directly on the Line-9. to-Line Voltage of Multilevel Inverters." IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, VOL. 59, NO. 1, pp. 373-380, JANUARY 2012.
- Gum Tae Son, Hee-Jin Lee, Tae Sik Nam, Yong-Ho Chung, Uk-Hwa Lee, Seung-Taek Baek, Kyeon Hur and Jung-Wook Park, "Design and 10 Control of a Modular Multilevel HVDC Converter With Redundant Power Modules for Noninterruptible Energy Transfer." IEEE TRANSACTIONS ON POWER DELIVERY, VOL. 27, NO. 3, pp. 1611-1619, JULY 2012.
- 11. Bjorn Jacobson, Patrik Karlsson, Gunnar Asplund, Lennart Harnefors, Tomas Jonsson, "VSC-HVDC Transmission with Cascaded Two-Level Converters." CIGRE B4 meeting PARIS, 2010.
- 12. Hiteshkumar Patel and V.K. Sood, "Modeling of Voltage Source Converter based HVDC system in EMTP-RV," IEEE Electrical Power and Energy Conference (EPEC 2010) at Halifax, Nova Scotia, August 25-27, 2010.
- 13. K. R. Padiyar and Nagesh Prabhu, "Modelling, Control design and Analysis of VSC based HVDC Transmission Systems." 2004 International Conference on Power System Technology - POWERCON 2004 Singapore, 21-24 November 2004.
- A. L'Abbate and G. Fulli, "Modeling and Application of VSC-HVDC In The European Transmission System." International Journal of 14. Innovations in Energy Systems and Power (Vol. 5 no. 1, April 2010).
- S. Meier, S. Norrga and H.-P. Nee, "New Voltage Source Converter Topology for HVDC Grid Connection of Offshore Wind Farms" IEEE 15 Electrical Power and Energy Conference (EPEC 2010) at Halifax, Nova Scotia, August 25-27, 2010.
- Khatir Mohamed, Zidi Sid Ahmed, Hadjeri Samir, Fellah Mohammed Karim, Amiri Rabie, "Performance Analysis of a Voltage Source 16. Converter (VSC) based HVDC Transmission System under Faulted Conditions" Leonardo Journal of Sciences ISSN 1583-0233 p. 33-46 Issue 15, July-December 2009.
- 17. J. S. Lai and F. Z. Peng, "Multilevel converters-A new breed of power converters," IEEE Trans. Ind. Appl., vol. 32, no. 3, pp. 509-517, May/Jun. 1996.
- 18. Padiyar K.R. (2012), "HVDC Power Transmission Systems." New Age International (P) Ltd, Publishers New Delhi.